Renesas Electronics /R7FA6M4AF /GPT164 /GTCSR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as GTCSR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (0)CSGTRGAR 0 (0)CSGTRGAF 0 (0)CSGTRGBR 0 (0)CSGTRGBF 0 (0)CSGTRGCR 0 (0)CSGTRGCF 0 (0)CSGTRGDR 0 (0)CSGTRGDF 0 (0)CSCARBL 0 (0)CSCARBH 0 (0)CSCAFBL 0 (0)CSCAFBH 0 (0)CSCBRAL 0 (0)CSCBRAH 0 (0)CSCBFAL 0 (0)CSCBFAH 0 (0)CSELCA 0 (0)CSELCB 0 (0)CSELCC 0 (0)CSELCD 0 (0)CSELCE 0 (0)CSELCF 0 (0)CSELCG 0 (0)CSELCH 0 (0)CCLR

CSELCD=0, CSELCE=0, CSCBFAH=0, CSGTRGDR=0, CSGTRGCF=0, CSCBRAH=0, CSGTRGAR=0, CSGTRGAF=0, CSCAFBL=0, CSCARBH=0, CSGTRGDF=0, CSELCH=0, CSELCC=0, CSGTRGBF=0, CSCAFBH=0, CSELCF=0, CSELCB=0, CSCBRAL=0, CSGTRGCR=0, CSELCG=0, CSCARBL=0, CSGTRGBR=0, CSCBFAL=0, CSELCA=0, CCLR=0

Description

General PWM Timer Clear Source Select Register

Fields

CSGTRGAR

GTETRGA Pin Rising Input Source Counter Clear Enable

0 (0): Counter clear disabled on the rising edge of GTETRGA input

1 (1): Counter clear enabled on the rising edge of GTETRGA input

CSGTRGAF

GTETRGA Pin Falling Input Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTETRGA input

1 (1): Counter clear enabled on the falling edge of GTETRGA input

CSGTRGBR

GTETRGB Pin Rising Input Source Counter Clear Enable

0 (0): Disable counter clear on the rising edge of GTETRGB input

1 (1): Enable counter clear on the rising edge of GTETRGB input

CSGTRGBF

GTETRGB Pin Falling Input Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTETRGB input

1 (1): Counter clear enabled on the falling edge of GTETRGB input

CSGTRGCR

GTETRGC Pin Rising Input Source Counter Clear Enable

0 (0): Disable counter clear on the rising edge of GTETRGC input

1 (1): Enable counter clear on the rising edge of GTETRGC input

CSGTRGCF

GTETRGC Pin Falling Input Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTETRGC input

1 (1): Counter clear enabled on the falling edge of GTETRGC input

CSGTRGDR

GTETRGD Pin Rising Input Source Counter Clear Enable

0 (0): Disable counter clear on the rising edge of GTETRGD input

1 (1): Enable counter clear on the rising edge of GTETRGD input

CSGTRGDF

GTETRGD Pin Falling Input Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTETRGD input

1 (1): Counter clear enabled on the falling edge of GTETRGD input

CSCARBL

GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Clear Enable

0 (0): Counter clear disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0

1 (1): Counter clear enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0

CSCARBH

GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Clear Enable

0 (0): Counter clear disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1

1 (1): Counter clear enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1

CSCAFBL

GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0

1 (1): Counter clear enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0

CSCAFBH

GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1

1 (1): Counter clear enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1

CSCBRAL

GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Clear Enable

0 (0): Counter clear disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0

1 (1): Counter clear enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0

CSCBRAH

GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Clear Enable

0 (0): Counter clear disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1

1 (1): Counter clear enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1

CSCBFAL

GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0

1 (1): Counter clear enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0

CSCBFAH

GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Clear Enable

0 (0): Counter clear disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1

1 (1): Counter clear enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1

CSELCA

ELC_GPTA Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTA input

1 (1): Counter clear enabled at the ELC_GPTA input

CSELCB

ELC_GPTB Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTB input

1 (1): Counter clear enabled at the ELC_GPTB input

CSELCC

ELC_GPTC Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTC input

1 (1): Counter clear enabled at the ELC_GPTC input

CSELCD

ELC_GPTD Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTD input

1 (1): Counter clear enabled at the ELC_GPTD input

CSELCE

ELC_GPTE Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTE input

1 (1): Counter clear enabled at the ELC_GPTE input

CSELCF

ELC_GPTF Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTF input

1 (1): Counter clear enabled at the ELC_GPTF input

CSELCG

ELC_GPTG Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTG input

1 (1): Counter clear enabled at the ELC_GPTG input

CSELCH

ELC_GPTH Event Source Counter Clear Enable

0 (0): Counter clear disabled at the ELC_GPTH input

1 (1): Counter clear enabled at the ELC_GPTH input

CCLR

Software Source Counter Clear Enable

0 (0): Counter clear disabled by the GTCLR register

1 (1): Counter clear enabled by the GTCLR register

Links

() ()